Türkçe | English
FACULTY of ENGINEERING / DEPARTMENT of COMPUTER ENGINEERING
(30%) English
Course Catalog
https://www.ktu.edu.tr/bilgisayar
Phone: +90 0462 377 2080
MF
FACULTY of ENGINEERING / DEPARTMENT of COMPUTER ENGINEERING / (30%) English
Katalog Ana Sayfa
  Katalog Ana Sayfa  KTÜ Ana Sayfa   Katalog Ana Sayfa
 
 

BIL2012Digital Design Lab.1+0+1ECTS:3
Year / SemesterSpring Semester
Level of CourseFirst Cycle
Status Compulsory
DepartmentDEPARTMENT of COMPUTER ENGINEERING
Prerequisites and co-requisitesDC must have been achieved from COM2003-Digital Design
Mode of DeliveryGroup study, Lab work
Contact Hours14 weeks - 1 hour of lectures and 1 hour of laboratory per week
Lecturer--
Co-LecturerDOCTOR LECTURER İbrahim SAVRAN,
Language of instructionTurkish
Professional practise ( internship ) None
 
The aim of the course:
To have practical learning with set up the logic and electronic devices, to compare theories of the lectures information with practical devices.
 
Learning OutcomesCTPOTOA
Upon successful completion of the course, the students will be able to :
LO - 1 : gain practices for logical circuits by using lojgic chips and practical experiments3,51,4
LO - 2 : have practical learning with set up the logic and electronic devices3,51,2
LO - 3 : compare theoris of the lectures information with practical devices.3,52,4
LO - 4 : make practical experiments for synchronous and asynchronous network design and analysis,3,51,2,4
CTPO : Contribution to programme outcomes, TOA :Type of assessment (1: written exam, 2: Oral exam, 3: Homework assignment, 4: Laboratory exercise/exam, 5: Seminar / presentation, 6: Term paper), LO : Learning Outcome

 
Contents of the Course
Multivirators, Coding and error sstimation Techniques, Boole functions, Counters, Level-mode sequential networks, Pulse-mode sequential networks, Hazards and Risks in the logic circuits and their elimination, Edge triggered D Flip-Flop, Sequential network design with ROMs and PLDs, Design sequential network with MSI Integrated circuits.
 
Course Syllabus
 WeekSubjectRelated Notes / Files
 Week 1Making students groups in Lab.
 Week 2Lab advertisement for lab experiments
 Week 3Multivirators,
 Week 4Coding and error sstimation techniques
 Week 5Boole functions
 Week 6Counters
 Week 7Level-mode sequential networks
 Week 8Mid-term exam
 Week 9Pulse-mode sequential networks
 Week 10Hazards in the logic circuits and their elimination
 Week 11Edge triggered D Flip-Flop
 Week 12Sequential network design with ROMs and PLDs,
 Week 13Design sequential network with MSI Integrated circuits
 Week 14Compensation Experiments
 Week 15Practice of an experimental design
 Week 16End-of-term exam
 
Textbook / Material
1Lecture Notes for for Lab experiments
 
Recommended Reading
1Roth, Charles H. , 1992, Fundamentals of Logic Design, Fourth Edition, West Publishing Company
 
Method of Assessment
Type of assessmentWeek NoDate

Duration (hours)Weight (%)
Laboratory exam 3
4
5
6
7
9
10
11
12
13
18/02/2016 2 30
Practice 15 21/05/2016 2 20
End-of-term exam 16 28/05/2016 2 50
 
Student Work Load and its Distribution
Type of workDuration (hours pw)

No of weeks / Number of activity

Hours in total per term
Yüz yüze eğitim 2 14 28
Sınıf dışı çalışma 1 14 14
Laboratuar çalışması 2 10 20
Arasınav için hazırlık 0 0 0
Arasınav 0 0 0
Uygulama 0 0 0
Klinik Uygulama 0 0 0
Ödev 0 0 0
Proje 1 1 1
Kısa sınav 0 0 0
Dönem sonu sınavı için hazırlık 2 10 20
Dönem sonu sınavı 1 1 1
Diğer 1 0 0 0
Diğer 2 0 0 0
Total work load84